Part Number Hot Search : 
B06N03 SUT390EF AFB0912M 10120 MM1365 STU432S NTE29 AD524S
Product Description
Full Text Search
 

To Download IS45S16160C Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  integrated silicon solution, inc. www.issi.com 1 rev. b 04/02/09 copyright ? 2006 integrated silicon solution, inc. all rights reserved. issi reserves the right to make changes to this speci?cation and its products at any time without notice. issi assumes no liability arising out of the application or use of any information, products or services described herein. customers are advised to obtain the lat - est version of this device speci?cation before relying on any published information and before placing orders for products. is 45s83200c IS45S16160C 256 mb single data rate synchronous dram april 2009 general description is45s83200c is organized as 4-bank x 8,388,608-word x 8-bit synchronous dram with lvttl interface and IS45S16160C is organized as 4-bank x 4,194,304-word x 16-bit. all inputs and outputs are referenced to the rising edge of clk . is45s83200c and IS45S16160C achieve very high s peed data rates up to 166mhz, and are suitable for main memories or graphic mem ories in computer systems. features - single 3.3v 0.3v power supply - max. clock frequency : - 6:166mhz<3-3-3>/-7:143mhz<3-3-3>/-75:133mhz<3-3-3> - fully synchronous operation referenced to clock rising edge - 4-bank operation controlled by ba0,ba1(bank address) - /cas latency- 2/3 (programmable) - burst length- 1/2/4/8/fp (programmable) - burst type- sequential and interleave burst (programmable) - byte control- l dqm and u dqm ( IS45S16160C ) - random column acce ss - auto precharge / all bank precharge controlled by a10 - auto and self refresh - 8192 refresh cycles /64ms - lvttl interface - package 400-mil, 54-pin thin small outline (tsop ii) with 0.8mm lead pitch pb-free package is available
2 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 is45s83200c is 45s16160c clk : master clock dqm : output disable / write mask cke : clock enable a0-12 : address input /cs : chip select ba0,1 : bank address /ras : row address strobe vdd : power supply /cas : column address strobe vddq : power supply for output /we : write enable vss : ground dq0-15 : data i/o vssq : ground for output
integrated silicon solution, inc. www.issi.com 3 rev. b 04/02/09 note: this figure shows the is4 5s83200c. the is4 5s16160c configuration is 8192x512x16 of cell array and dq0-15 is45s83200c IS45S16160C
4 i ntegrated silicon solution, inc. ? www.issi.com r ev. b 04/02/09 pin descriptions symbol type description clk input clock: clk is driven by the system clock. all sdram input signals are sampled on the positive edge of clk. clk also increments the internal burst counter and controls the output registers. cke input clock enable: cke activates (high) and deactivates (low) the clk signal. deactivating the clock provides precharge power-down and self refresh operation (all banks idle), active power-down (row active in any bank), deep power down (all banks idle), or clock suspend operation (burst/access in progress). cke is synchronous except after the device enters power-down and self refresh modes, w here cke becomes asynchronous until after exiting the same mode. the input buffers, including clk, are disabled during power-down and self refresh modes, providing low standby power. cke may be tied high. /cs input chip select: /cs enables (registered low) and disables (registered high) the command decoder. all commands are masked when /cs is registered high. /cs provides for external bank selection on systems with multiple banks. /cs is considered part of the command code. /cas, /ras, /we input command inputs: /cas, /ras, and /we (along with /cs) define the command being entered. ldqm, u dqm (x8) dqm (x16) input input/output mask: dqm is sampled high and is an input mask signal for write accesses and an output enable signal for read accesses. input data is masked during a write cycle. the output buffers are placed in a high-z state (two-clock latency) when during a read cycle. ldqm corresponds to dq0?dq7, udqm corresponds to dq8?dq15. ldqm and udqm are considered same state when referen ced as dqm. ba0, ba1 input bank address input(s): ba0 and ba1 define to which bank the active, read, write or precharge command is being applied. these pins also select between the mode register and the extended mode register. a0?a12 input a0-12 specify the row / column address in conjunction with ba0,1. the row address is specified by a0-12. the column address is specified by a0-9(x8) and a0-8(x16). a10 is also used to indicate precharge option. when a10 is high at a read / write command, an auto precharge is performed. when a10 is high at a precharge command, all banks are precharged. dq0-dq15 (x16) dq0-dq7 (x8) i/o data input/output: data bus. nc ? internally not connected: these could be left unconnected, but it is recommended they be connected or v ss . v dd q supply dq power: provide isolated power to dqs for improved noise immunity. v ss q supply dq ground: provide isolated ground to dqs for improved noise immunity. v dd supply core power supply. v ss supply ground. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 5 rev. b 04/02/09 absolute maximum ratings parameter symbol value unit voltage on any pin relative to v ss v in ,v out -0.5 ~ 4.6 v voltage on v dd supply relative to v ss v dd , v ddq -0.5 ~ 4.6 v storage temperature t stg -65 ~ +150 c power dissipation p d 1.0 w short circuit current i os 50 ma notes: permanent device damage may occur if absolute maximum ratings are exceeded. functional operation should be restricted to recommended operating condition. exposure to higher than recommended voltage for extended periods of time could affect device reliability. dc operating conditions recommended operating conditions (voltage referenced to v ss = 0v, automotive grade: ta = -40 to 85 o c) parameter symbol min typ max unit note vdd 3.0 3.3 3.6 v supply voltage v ddq 3.0 3.3 3.6 v input logic high voltage v ih 2.0 v ddq + 0.3 v 1 input logic low voltage v il -0.3 0 0.8 v 2 output logic high voltage v oh 2.4 - - v i oh = -0.1ma output logic low voltage v ol - - 0.4 v i ol = 0.1ma input leakage current i li -5 - 5 ua 3 output leakage current i ol -5 - 5 ua 3 note: 1. vih(max) = v ddq + 2v ac for pulse width  3 ns acceptable. 2. vil(min) = - 2 v ac for pulse width  3 ns acceptabl e. 3. an y in put 0v  vin  v dd + 0.3v, all other pin s are n o t under tes t = 0v. 4. dout is disabled , 0v  vout  vdd. capacitance ( vdd =3.3v, t a = 25c , f = 1mhz ? parameter symbol min max unit note clock cclk 2.5 4.0 pf /cas,/ras,/we,/cs,cke,l/udqm cin 2.5 5.0 pf address c add 2.5 5.0 pf dq0~dq15 c out 4.0 6.5 pf is45s83200c IS45S16160C
6 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 dc characteristics recommended operating conditions (voltage referenced to v ss = 0 v, automotive grade: ta = -40 to 85 o c) o n o c version parameter symbol test condition organization -6 -7 -75 unit note x 8 14 0 14 0 130 operating current (one bank active) i cc1 burst length = 1 t rc 
! t rc (min) i o = 0 ma x 16 14 0 14 0 135 ma 1 i cc2 p cke  ! v il (max), t cc = 10ns x 8 / x 16 15 15 15 precharge standby current in power-down mode i cc2 ps cke & clk  ! v il (max), t cc =  x 8 / x 16 5 5 5 ma i cc2 n cke 
! v ih (min), cs 
! v ih (min), t cc = 10ns input signals are changed one time during 20ns x 8 / x 16 4 0 4 0 4 0 precharge standby current in non power-down mode i cc2 ns cke 
! v ih (min), clk  ! v il (max), t cc =  ! input signals are stable x 8 / x 16 30 30 30 ma i cc3 p cke  ! v il (max), t cc = 10ns x 8 / x 16 5 0 5 0 5 0 active standby current in power-down mode i cc3 ps cke & clk  ! v il (max), t cc =  x 8 / x 16 2 0 2 0 2 0 ma i cc3 n cke 
! v ih (min), cs 
! v ih (min), t cc = 10ns input signals are changed one time during 20ns x 8 / x 16 65 65 65 active standby current in non power-down mode (one bank active) i cc3 ns cke 
! v ih (min), clk  ! v il (max), t cc =  ! input signals are stable x 8 / x 16 45 45 45 ma operating current (burst mode) i cc 4 i o = 0 ma page burst 4banks activated t ccd = 2clks x 8 / x 16 18 0 1 8 0 180 ma 1 refresh current i cc 5 t arfc 
! t arfc (min) x 8 / x 16 210 185 175 ma 2 self refresh current i cc 6 cke  ! 0.2v x 8 / x 16 6 6 6 ma notes: 1. measured with outputs open. 2. refresh period is 64ms. 3. unless otherwise noted, input swing ievei is cmos(vih /vil=vddq/vssq). is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 7 rev. b 04/02/09 ac operating test conditions (v dd = 3.3v, automotive grade:ta = -40 to 85 o c) o o c parameter value unit ac input levels (vih/vil) 2.4 / 0.4 v input timing measurement reference level 1.4 v input rise and fall time tr/tf = 1/1 ns output timing measurement reference level 1.4 v output load condition see figure 2 is45s83200c IS45S16160C
8 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 is45s83200c IS45S16160C operating ac parameter (ac operating conditions unless otherwise noted) version unit note parameter symbol -6 -7 -75 row active to row active delay t rrd (min) 12 14 15 ns 1 ras to cas delay t rcd (min) 18 20 20 ns 1 row precharge time t rp (min) 18 20 20 ns 1 t ras (min) 42 45 45 ns 1 row active time t ras (max) 100k 100k 100k ns row cycle time t rc (min) 60 63 65 ns 1 r e fre sh in te rva l tim e t ref (max) 64 64 64 ms auto refresh cycle time t arfc (min) 60 70 75 ns notes: 1. the minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer. last data in to row precharge t rdl (min) 2 2 2 clk last data in to active delay t dal (min) 5 5 5 clk last data in to new col. address delay t cdl (min) 1 1 1 clk last data in to burst stop t dbl (min) 1 1 1 clk mode register set cycle time t mrd (min) 2 2 2 clk
integrated silicon solution, inc. www.issi.com 9 rev. b 04/02/09 ac characteristics (ac operating conditions unless otherwise noted) -6 -7 -75 parameter symbol min max min max min max unit note cas latency=3 t cc (3) 6 7 75 clk cycle time cas latency=2 t cc (2) 10 10 10 ns 1 cas latency=3 t sac (3) 5.4 5 .4 5 .4 clk to valid output delay cas latency=2 t sac (2) 6 6 6 ns 1,2 cas latency=3 t oh (3) 2. 5 2. 5 2.5 output data hold time cas latency=2 t oh (2) 2.5 2.5 2.5 ns 2 clk high pulse width t ch 2.5 2.5 2.5 ns 3 clk low pulse width t cl 2 .5 2.5 2.5 n s 3 input setup time t si 1. 5 1. 5 1. 5 ns 3 input hold time t hi 1.0 1. 0 1. 0 ns 3 transition time of clk t t 0.3 1.5 0.3 1.5 0.3 1.5 ns cas latency=3 5 .4 5.4 5.4 clk to output in hi-z cas latency=2 t shz 6 6 6 ns notes : 1. parameters depend on programmed cas latency. 2. if clock rising time is longer than 1ns, (tr/2-0.5)ns should be added to the parameter. 3. assumed input rise and fall time (tr & tf) = 1ns. if tr & tf is longer than 1ns, transient time compensation should be considered, i.e., [(tr + tf)/2-1]ns should be added to the parameter. is45s83200c IS45S16160C
10 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 truth table command truth table command symbol cken-1 cken /cs /ras /cas /we ba1 ba0 a10/ ap a12-11, a9 ~ a0 device deselect dsl h x h x x x x x x x no operation nop h x l h h h x x x x burst stop bst h h l h h l x x x x read rd h x l h l h v v l v read with auto precharge rda h x l h l h v v h v write wr h x l h l l v v l v write with auto precharge wra h x l h l l v v h v bank activate act h x l l h h v v v v precharge select bank pre h x l l h l v v l x precharge all banks pall h x l l h l x x h x mode register set mrs h x l l l l l l l x extended mode register set emrs h x l l l l h l l v (v=valid, x=don y t care, h=logic high, l=logic low) cke truth table current state function symbol cken-1 cken /cs /ras /cas /we /address activating clock suspend mode entry h l x x x x x any clock suspend mode l l x x x x x clock suspend clock suspend mode exit l h x x x x x idle auto refresh command ref h h l l l h x idle self refresh entry sref h l l l l h x idle power down entry pd h l l h h h x h l h x x x x idle deep power down entry dpd h l l h h l x self refresh self refresh exit l h l h h h x l h h x x x x power down power down exit l h l h h h x l h h x x x x deep power down deep power down exit l h x x x x x (v=valid, x=don y t care, h=logic high, l=logic low) is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 11 rev. b 04/02/09 function truth table current state /cs /ras /cas /we /address command action notes h x x x x desl nop l h h h x nop nop l h h l x bst nop l h l h ba,ca,a10 rd/rda illegal 1 l h l l ba,ca,a10 wr/wra illegal 1 l l h h ba,ra act row activating l l h l ba,a10 pre/pall nop l l l h x ref auto refresh l l l l oc,ba1=l mrs mode register set idle l l l l oc,ba1=h emrs extended mode register set h x x x x desl nop l h h h x nop nop l h h l x bst nop l h l h ba,ca,a10 rd/rda begin read 2 l h l l ba,ca,a10 wr/wra begin write 2 l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall precharge / precharge all banks 3 l l l h x ref illegal row active l l l l oc,ba mrs / emrs illegal h x x x x desl continue burst to end ( row active l h h h x nop continue burst to end ( row active l h h l x bst burst stop ( row active l h l h ba,ca,a10 rd/rda terminate burst,begin new read 4 l h l l ba,ca,a10 wr/wra terminate burst,begin write 4,5 l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall terminate burst ( precharging l l l h x ref illegal read l l l l oc,ba1=l mrs / emrs illegal h x x x x desl continue burst to end ( write recovering l h h h x nop continue burst to end ( write recovering l h h l x bst burst stop ( row active l h l h ba,ca,a10 rd/rda terminate burst, start read : determine ap 4,5 l h l l ba,ca,a10 wr/wra terminate burst,new write : determine ap 4 l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall terminate burst ( precharging 6 l l l h x ref illegal write l l l l oc,ba1=l mrs / emrs illegal h x x x x desl continue burst to end ( precharging l h h h x nop continue burst to end ( precharging l h h l x bst illegal l h l h ba,ca,a10 rd/rda illegal 1 l h l l ba,ca,a10 wr/wra illegal 1 l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall illegal 1 l l l h x ref illegal read with auto precharge l l l l oc,ba1=l mrs / emrs illegal h x x x x desl continue burst to end ( write recovering l h h h x nop continue burst to end ( write recovering l h h l x bst illegal l h l h ba,ca,a10 rd/rda illegal 1 l h l l ba,ca,a10 wr/wra illegal 1 l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall illegal 1 l l l h x ref illegal write with auto precharge l l l l oc,ba1=l mrs / emrs illegal is45s83200c IS45S16160C
12 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 current state /cs /ras /cas /we /address command action notes h x x x x desl nop ( enter idle after trp l h h h x nop nop ( enter idle after trp l h h l x bst illegal l h l h ba,ca,a10 rd/rda illegal 1 l h l l ba,ca,a10 wr/wra illegal 1 l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall nop ( enter idle after trp l l l h x ref illegal precharging l l l l oc,ba mrs/emrs illegal h x x x x desl nop ( enter bank active after trcd l h h h x nop nop ( enter bank active after trcd l h h l x bst illegal l h l h ba,ca,a10 rd/rda illegal 1 l h l l ba,ca,a10 wr/wra illegal 1 l l h h ba,ra act illegal 1,7 l l h l ba,a10 pre/pall illegal 1 l l l h x ref illegal row activating l l l l oc,ba mrs / emrs illegal h x x x x desl nop ( enter row active after tdpl l h h h x nop nop ( enter row active after tdpl l h h l x bst nop ( enter row active after tdpl l h l h ba,ca,a10 rd/rda begin read 5 l h l l ba,ca,a10 wr/wra begin new write l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall illegal 1 l l l h x ref illegal write recovering l l l l oc,ba1=l mrs / emrs illegal h x x x x desl nop ( enter precharge after tdpl l h h h x nop nop ( enter precharge after tdpl l h h l x bst nop ( enter precharge after tdpl l h l h ba,ca,a10 rd/rda illegal l h l l ba,ca,a10 wr/wra illegal 1,5 l l h h ba,ra act illegal 1 l l h l ba,a10 pre/pall illegal 1 l l l h x ref illegal write recovering with auto precharge l l l l oc,ba1=l mrs / emrs illegal h x x x x desl nop ( enter idle after trc1 l h h h x nop nop ( enter idle after trc1 l h h l x bst nop ( enter idle after trc1 l h l h ba,ca,a10 rd/rda illegal l h l l ba,ca,a10 wr/wra illegal l l h h ba,ra act illegal l l h l ba,a10 pre/pall illegal l l l h x ref illegal refresh l l l l oc,ba1=l mrs / emrs illegal h x x x x desl nop ( enter idle after trsc l h h h x nop nop ( enter idle after trsc l h h l x bst nop ( enter idle after trsc l h l h ba,ca,a10 rd/rda illegal l h l l ba,ca,a10 wr/wra illegal l l h h ba,ra act illegal l l h l ba,a10 pre/pall illegal l l l h x ref illegal mode register accessing l l l l mode mrs illegal is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 13 rev. b 04/02/09 notes: 1. illegal to bank in specified states; function may be legal in the bank indicated by bank address (ba), depending on the state of that bank. 2. illegal if trcd is not satisfied. 3. illegal if tras is not satisfied. 4. must satisfy burst interrupt condition. 5. must satisfy bus contention, bus turn around, and/or write recovery requirements. 6. must mask preceding data which don't satisfy tdpl. 7. illegal if trrd is not satisfied is45s83200c IS45S16160C
14 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 a. mode register field table to program modes register programmed with normal mrs address ba0 ba1 a12 a11 a10/ap a9 *2 a8 a7 a6 a5 a4 a3 a2 a1 a0 function 0 0 0 0 0 0 0 0 cas latency bt burst length normal mrs mode cas latency burst type burst length a6 a5 a4 latency a3 type a2 a1 a0 bt=0 bt=1 0 0 0 reserved 0 sequential 0 0 0 1 1 0 0 1 1 1 interleave 0 0 1 2 2 0 1 0 2 0 1 0 4 4 0 1 1 3 0 1 1 8 8 1 0 0 reserved 1 0 0 reserved reserved 1 0 1 reserved 1 0 1 reserved reserved 1 1 0 reserved 1 1 0 reserved reserved 1 1 1 reserved 1 1 1 full page reserved b. power up sequence 1. apply power and attempt to maintain cke at a high state and all other inputs may be undefined. - apply vdd before or at the same time as vddq. 2. maintain stable power, stable clock and nop input condition for a minimum of 200us. 3. issue precharge commands for all banks of the devices. 4. issue 2 or more auto-refresh commands. 5. issue a mode register set command to initialize the mode register. c. burst sequence order of accesses within a burst burst length starting column address type=sequential type=interleaved a0 0 0-1 0-1 2 1 1-0 1-0 a1 a0 0 0 0-1-2-3 0-1-2-3 0 1 1-2-3-0 1-0-3-2 1 0 2-3-0-1 2-3-0-1 4 1 1 3-0-1-2 3-2-1-0 a2 a1 a0 0 0 0 0-1-2-3-4-5-6-7 0-1-2-3-4-5-6-7 0 0 1 1-2-3-4-5-6-7-0 1-0-3-2-5-4-7-6 0 1 0 2-3-4-5-6-7-0-1 2-3-0-1-6-7-4-5 0 1 1 3-4-5-6-7-0-1-2 3-2-1-0-7-6-5-4 1 0 0 4-5-6-7-0-1-2-3 4-5-6-7-0-1-2-3 1 0 1 5-6-7-0-1-2-3-4 5-4-7-6-1-0-3-2 1 1 0 6-7-0-1-2-3-4-5 6-7-4-5-2-3-0-1 8 1 1 1 7-0-1-2-3-4-5-6 7-6-5-4-3-2-1-0 full page (y) n=a0 C a8 (location 0 C y) cn, cn+1, cn+2, cn+3, cn+4..., cn-1, cn not supported note: 1. for full-page accesses: y = 512. 2. for a burst length of two, a1Ca8 select the block-of-two burst; a0 selects the starting column within the block. 3. for a burst length of four, a2Ca8 select the block-of-four burst; a0Ca1 select the starting column within the block. 4. for a burst length of eight, a3Ca8 select the block-of-eight burst; a0Ca2 select the starting column within the block. 5. for a full-page burst, the full row is selected and a0Ca8 select the starting column. 6. whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. 7. for a burst length of one, a0Ca8 select the unique column to be accessed, and mode register bit m3 is ignored. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 15 rev. b 04/02/09 power-up sequence power-up sequence the sdram should be goes on the following sequence with power up. the clk, cke, /cs, dqm and dq pins keep low till power stabilizes. the clk pin is stabilized within 100 s after power stabilizes before the following initialization sequence. the cke and dqm is driven to high between power stabilizes and the initialization sequence. this sdram has vdd clamp diodes for clk, cke, address, /ras, /cas, /we, /cs, dqm and dq pins. if the sepins go high before power up, the large current flows from these pins to vdd through the diodes. initialization sequence when 200 s or more has past after the above power-up sequence, all banks must be precharged using the precharge command (pall). after trp delay, set 8 or more auto refresh commands (ref). set the mode register set command (mrs) to initialize the mode register. we recommend that by keeping dqm and cke to high, the output buffer becomes high-z during initialization sequence, to avoid dq bus contention on memory system formed with a number of device. is45s83200c IS45S16160C
16 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 operation of the sdram read/write operations bank active before executing a read or write operation, the corresponding bank and the row address must be activated by the bank active (act) command. an interval of trcd is required between the bank active command input and the following read/write command input. read operation a read operation starts when a read command is input. output buffer becomes low-z in the (/cas latency - 1) cycle after read command set. the sdram can perform a burst read operation. the burst length can be set to 1, 2, 4 and 8. the start address for a burst read is specified by the column address and the bank select address at the read command set cycle. in a read operation, data output starts after the number of clocks specified by the /cas latency. the /cas latency can be set to 2 or 3. when the burst length is 1, 2, 4 and 8 the dout buffer automatically becomes high-z at the next clock after the successive burst-length data has been output. the /cas latency and burst length must be specified at the mode register. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 17 rev. b 04/02/09 write operation burst write or single write mode is selected 1. burst write: a burst write operation is enabled by setting opcode (a9, a8) to (0, 0). a burst write starts in the same clock as a write command set. (the latency of data input is 0 clock.) the burst length can be set to 1, 2, 4 and 8, like burst read operations. the write start address is specified by the column address and the bank select address at the write command set cycle. . 2. single write: a single write operation is enabled by setting opcode (a9, a8) to (1, 0). in a single write operation, data is only written to the column address and the bank select address specified by the write command set cycle without regard to the burst length setting. (the latency of data input is 0 clock). is45s83200c IS45S16160C
18 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 auto precharge read with auto-precharge in this operation, since precharge is automatically performed after completing a read operation, a precharge command need not be executed after each read operation. the command executed for the same bank after the execution of this command must be the bank active (act) command. in addition, an interval defined by l apr is required before execution of the next command. [clock cycle time] /cas latency precharge start cycle 3 2 cycle before the final data is output 2 1 cycle before the final data is output write with auto-precharge in this operation, since precharge is automatically performed after completing a burst write or single write operation, a precharge command need not be executed after each write operation. the command executed for the same bank after the execution of this command must be the bank active (act) command. in addition, an interval of l dal is required between the final valid data input and input of next command. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 19 rev. b 04/02/09 burst stop command during a read cycle, when the burst stop command is issued, the burst read data are terminated and the data bus goes to high-z after the /cas latency from the burst stop command. during a write cycle, when the burst stop command is issued, the burst write data are terminated and data bus goes to high-z at the same clock with the burst stop command. is45s83200c IS45S16160C
20 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 command intervals read command to read command interval 1. same bank, same row address: when another read command is executed at the same row address of the same bank as the preceding read command execution, the second read can be performed after an interval of no less than 1 clock. even when the first command is a burst read that is not yet finished, the data read by the second command will be valid. 2. same bank, different row address: when the row address changes on same bank, consecutive read commands cannot be executed; it is necessary to separate the two read commands with a precharge command and a bank active command. 3. different bank: when the bank changes, the second read can be performed after an interval of no less than 1 clock, provided that the other bank is in the bank active state. even when the first command is a burst read that is not yet finished, the data read by the second command will be valid. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 21 rev. b 04/02/09 write command to write command interval 1. same bank, same row address: when another write command is executed at the same row address of the same bank as the preceding write command, the second write can be performed after an interval of no less than 1 clock. in the case of burst writes, the second write command has priority. 2. same bank, different row address: when the row address changes, consecutive write commands cannot be executed; it is necessary to separate the two write commands with a precharge command and a bank active command. 3. different bank: when the bank changes, the second write can be performed after an interval of no less than 1 clock, provided that the other bank is in the bank active state. in the case of burst write, the second write command has priority. is45s83200c IS45S16160C
22 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 read command to write command interval 1. same bank, same row address: when the write command is executed at the same row address of the same bank as the preceding read command, the write command can be performed after an interval of no less than 1 clock. however, udqm and ldqm must be set high so that the output buffer becomes high-z before data input. 2. same bank, different row address: when the row address changes, consecutive write commands cannot be executed; it is necessary to separate the two commands with a precharge command and a bank active command. 3. different bank: when the bank changes, the write command can be performed after an interval of no less than 1 cycle, provided that the other bank is in the bank active state. however, udqm and ldqm must be set high so that the output buffer becomes high-z before data input. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 23 rev. b 04/02/09 write command to read command interval: 1. same bank, same row address: when the read command is executed at the same row address of the same bank as the preceding write command, the read command can be performed after an interval of no less than 1 clock. however, in the case of a burst write, data will continue to be written until one clock before the read command is executed. 2. same bank, different row address: when the row address changes, consecutive read commands cannot be executed; it is necessary to separate the two commands with a precharge command and a bank active command. 3. different bank: when the bank changes, the read command can be performed after an interval of no less than 1 clock, provided that the other bank is in the bank active state. however, in the case of a burst write, data will continue to be written until one clock before the read command is executed (as in the case of the same bank and the same address). is45s83200c IS45S16160C
24 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 read with auto precharge to read command interval 1. different bank: when some banks are in the active state, the second read command (another bank) is executed. even when the first read with auto-precharge is a burst read that is not yet finished, the data read by the second command is valid. the internal auto-precharge of one bank starts at the next clock of the second command. 2. same bank: the consecutive read command (the same bank) is illegal. write with auto precharge to write command interval 1. different bank: when some banks are in the active state, the second write command (another bank) is executed. in the case of burst writes, the second write command has priority. the internal auto-precharge of one bank starts 2 clocks later from the second command. 2. same bank: the consecutive write command (the same bank) is illegal. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 25 rev. b 04/02/09 read with auto precharge to write command interval 1. different bank: when some banks are in the active state, the second write command (another bank) is executed. however, udqm and ldqm must be set high so that the output buffer becomes high-z before data input. the internal auto-precharge of one bank starts at the next clock of the second command. 2. same bank: the consecutive write command from read with auto precharge (the same bank) is illegal. it is necessary to separate the two commands with a bank active command. write with auto precharge to read command interval 1. different bank: when some banks are in the active state, the second read command (another bank) is executed. however, in case of a burst write, data will continue to be written until one clock before the read command is executed. the internal auto -precharge of one bank starts at 2 clocks later from the second command. 2. same bank: the consecutive read command from write with auto precharge (the same bank) is illegal. it is necessary to separate the two commands with a bank active command. is45s83200c IS45S16160C
26 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 read command to precharge command interval (same bank) when the precharge command is executed for the same bank as the read command that preceded it, the minimum interval between the two commands is one clock. however, since the output buffer then becomes high-z after the clocks defined by l hzp, there is a case of interruption to burst read data output will be interrupted, if the precharge command is input during burst read. to read all data by burst read, the clocks defined by l ep must be assured as an interval from the final data output to precharge command execution. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 27 rev. b 04/02/09 write command to precharge command interval (same bank) when the precharge command is executed for the same bank as the write command that preceded it, the minimum interval between the two commands is 1 clock. however, if the burst write operation is unfinished, the input data must be masked by means of udqm and ldqm for assurance of the clock defined by tdpl. is45s83200c IS45S16160C
28 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 bank active command interval 1. same bank: the interval between the two bank active commands must be no less than trc. 2. in the case of different bank active commands: the interval between the two bank active commands must be no less than trrd. mode register set to bank active command interval the interval between setting the mode register and executing a bank active command must be no less than l mrd. is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 29 rev. b 04/02/09 dqm control the udqm and ldqm mask the upper and lower bytes of the dq data, respectively. the timing of udqm and ldqm is different during reading and writing. reading when data is read, the output buffer can be controlled by udqm and ldqm. by setting udqm and ldqm to low, the output buffer becomes low-z, enabling data output. by setting udqm and ldqm to high, the output buffer becomes high-z, and the corresponding data is not output. however, internal reading operations continue. the latency of udqm and ldqm during reading is 2 clocks. writing input data can be masked by udqm and ldqm. by setting dqm to low, data can be written. in addition, when udqm and ldqm are set to high, the corresponding data is not written, and the previous data is held. the latency of udqm and ldqm during writing is 0 clock. is45s83200c IS45S16160C
30 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 refresh auto-refresh all the banks must be precharged before executing an auto-refresh command. since the auto-refresh command updates the internal counter every time it is executed and determines the banks and the row addresses to be refreshed, external address specification is not required. the refresh cycles are required to refresh all the row addresses within tref (max.). the output buffer becomes high-z after auto-refresh start. in addition, since a precharge has been completed by an internal operation after the auto-refresh, an additional precharge operation by the precharge command is not required. self-refresh after executing a self-refresh command, the self-refresh operation continues while cke is held low. during selfrefresh operation, all row addresses are refreshed by the internal refresh timer. a self-refresh is terminated by a self-refresh exit command. before and after self-refresh mode, execute auto-refresh to all refresh addresses in or within tref (max.) period on the condition 1 and 2 below. 1. enter self-refresh mode within time as below* after either burst refresh or distributed refresh at equal interval to all refresh addresses are completed. 2. start burst refresh or distributed refresh at equal interval to all refresh addresses within time as below*after exiting from self-refresh mode. note: tref (max.) / refresh cycles. others power-down mode the sdram enters power-down mode when cke goes low in the idle state. in power down mode, power consumption is suppressed by deactivating the input initial circuit. power down mode continues while cke is held low. in addition, by setting cke to high, the sdram exits from the power down mode, and command input is enabled from the next clock. in this mode, internal refresh is not performed. clock suspend mode by driving cke to low during a bank active or read/write operation, the sdram enters clock suspend mode. during clock suspend mode, external input signals are ignored and the internal state is maintained. when cke is driven high, the sdram terminates clock suspend mode, and command input is enabled from the next clock. for details, refer to the "cke truth table". is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 31 rev. b 04/02/09 timing waveforms read cycle is45s83200c IS45S16160C
32 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 write cycle is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 33 rev. b 04/02/09 mode register set cycle read cycle/write cycle is45s83200c IS45S16160C
34 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 read/single write cycle is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 35 rev. b 04/02/09 read/burst write cycle is45s83200c IS45S16160C
36 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 auto refresh cycle self refresh cycle is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 37 rev. b 04/02/09 clock suspend mode is45s83200c IS45S16160C
38 integrated silicon solution, inc. www.issi.com rev. b 04/02/09 power down mode initialization sequence is45s83200c IS45S16160C
integrated silicon solution, inc. www.issi.com 39 rev. b 04/02/09 is45s83200c IS45S16160C orde rin g inform ation: vd d = 3.3v automotive range: - 4 0 o c to +8 5 o c freque ncy speed (n s) order par t no. packag e 143 m h z 7 is45s1616 0 c -7tla1 54-pin tsop-ii, lead-free 133 m h z 7.5 is45s1616 0 c -75tla 1 54-pin tsop-ii, lead-free


▲Up To Search▲   

 
Price & Availability of IS45S16160C

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X